title-image
Turrior - Let work find you
Recruiters get AI-ranked shortlists and automated outreach, filling roles up to 5× faster.
0%
Popularity
0d
Avg. Time to Hire
0h
Recruiter Res. Time
0%
HR Satisfaction
Careers at NVIDIA
All open opportunities, right here. Explore, apply, grow.
Apply now

Senior ASIC Physical Design Engineer

30 Jul 2025
Shanghai, China

About the job

NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 25 years. It’s a unique legacy of innovation that’s fueled by great technology—and amazing people. Today, we’re tapping into the unlimited potential of AI to define the next era of computing. An era in which our GPU acts as the brains of computers, robots, and self-driving cars that can understand the world. Doing what’s never been done before takes vision, innovation, and the world’s best talent. As an NVIDIAN, you’ll be immersed in a diverse, supportive environment where everyone is inspired to do their best work. Come join the team and see how you can make a lasting impact on the world.

With the continuous improvement of chip technology, design scale and performance/power ratio, the physical design of digital chips is facing outstanding challenges in high frequency, low power consumption and multiple applications. High efficiency, high quality of the implementation of the construction chip is the guarantee of the company's competitiveness. As an ASIC-PD engineer at NVIDIA, you'll be responsible for the stage from RTL frozen to tape out, include synthesis, formal verification, constraints definition, timing closure/sign off, study on the timing impact of process and related methodology work. You will face the biggest challenge based on the most advanced process on building chips in the world.

What you'll be doing:

  • Chip integration and netlist generation

  • Synthesis

  • RTL/netlist quality check

  • Formal Verification

  • Constraints creation and validation, timing budget.

  • Work with ASIC team to analyze/resolve special timing issues.

  • Cross-Team collaboration to implement chip partitioning and floorplan

  • Work in conjunction with PR engineers to achieve timing closure for both partition and full chip level

  • Achieve special mode timing closure, such as io, test, clock, async etc.

  • Function eco creation

  • Develop and improve entire timing closure flow from frontend (pre-layout) to backend (post-layout)

  • Flow automation development for above areas

  • Methodology in any of above areas.

What we need to see:

  • MS in EE or Microelectronics is preferred

  • 2+ years of project experience in IC design implementation

  • Courses taken in circuit design, digital design

  • Hand-on experience in EDA software from Synopsys (DC/PT/Formality), Cadence (RC compiler/LEC) is helpful

  • Proficient user of Python or TCL is helpful

  • Proficient in English reading and writing

With competitive salaries and a generous benefits package, NVIDIA is widely considered to be one of the most desirable employers in the world. We have some of the most brilliant and talented people in the world working for us. If you are creative, autonomous and love a challenge, we want to hear from you. We are an equal opportunity employer and value diversity at our company. We do not discriminate on the basis of race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status.

Similar Jobs

Long ago

End-to-end AI hiring for modern HR teams

Turrior uses artificial intelligence to create job listings, automate candidate screening, conduct video interviews, and apply comprehensive AI scoring — helping companies hire faster, more accurately, and with lower operational costs.

Key benefits:

  • AI-powered job creation and structured job data
  • Intelligent candidate screening and automated shortlisting
  • Video interviews with AI-based answer analysis
  • Comprehensive AI scoring of skills, experience, and role fit
  • Recruitment process automation and reduced time-to-hire

Share job